## **Product Specifications**

| Customer    | STANDARD                    |
|-------------|-----------------------------|
| Description | 9.7" 3-Colors TFT EPD Panel |
| Model Name  | E2969JS0B1                  |
| Date        | 2021/05/17                  |
| Doc. No.    | 1P285-00                    |
| Revision    | 01                          |



| Design Engineering           |                       |                       |  |  |  |
|------------------------------|-----------------------|-----------------------|--|--|--|
| Approval Check Design        |                       |                       |  |  |  |
| <b>黄</b><br>2021.05.17<br>朝玄 | 陳<br>2021.05.17<br>家登 | 村<br>2021.05.17<br>建宏 |  |  |  |

4F, No. 28, Chuangye Rd., Tainan Science Park, Tainan City 74144, Taiwan (R.O.C.) Tel: +886-6-279-5399 Fax: +886-6-505-5300

## Copyright

Pervasive Displays Incorporated All rights reserved.

This document is the exclusive property of Pervasive Displays Inc. (PDI) and shall not be reproduced or copied or transformed to any other format without prior permission of PDI. (PDI Confidential)

本資料為龍亭新技股份有限公司專有之財產,非經許可,不得複製、翻印或轉變成其他形式使用。

龍亭新技股份有限公司 Pervasive Displays Inc.

4F, No. 28, Chuangye Rd., Tainan Science Park, Tainan City 74144, Taiwan (R.O.C.) Tel: +886-6-279-5399 <u>http://www.pervasivedisplays.com</u>

## **Table of Contents**

| Re۱ | ∕ision ŀ | History                                   | 6  |
|-----|----------|-------------------------------------------|----|
| Glo | ssary o  | of Acronyms                               | 7  |
| 1   | Gener    | ral Description                           | 8  |
|     | 1.1      | Overview                                  | 8  |
|     | 1.2      | Features                                  | 8  |
|     | 1.3      | Applications                              | 8  |
|     | 1.4      | General Specifications                    | 9  |
| 2   | Absolu   | lute Maximum Ratings                      | 12 |
|     | 2.1      | Absolute Ratings of Environment           | 12 |
|     | 2.2      | Reliability Test Item                     | 13 |
|     | 2.3      | Product Warranty                          | 13 |
| 3   | Electr   | rical Characteristics                     | 14 |
|     | 3.1      | Absolute Maximum Ratings of Panel         | 14 |
|     | 3.2      | Recommended Operation Conditions of Panel | 14 |
| 4   | Applic   | cation Circuit Block Diagram              | 16 |
| 5   | Termi    | inal Pin Assignment & Reference Circuit   | 17 |
|     | 5.1      | Terminal Pin Assignment                   | 17 |
|     | 5.2      | Reference Circuit                         | 20 |
| 6   | Optica   | al Characteristics                        | 21 |
|     | 6.1      | Measurement Conditions                    | 21 |
|     | 6.2      | Optical Specifications                    | 21 |
|     | 6.       | 5.2.1 Optical                             | 21 |
|     | 6.       | 6.2.2 Ghosting                            | 24 |
| 7   |          | ng                                        |    |
| 8   | Preca    | nutions                                   | 27 |
| 9   | Defini   | ition of Labels                           | 29 |

This document is the exclusive property of PDI and shall not be reproduced or copied or transformed to any other format without prior permission of PDI. (PDI Confidential)本資料為龍亭新技專有之財產,非經許可,不得複製、翻印或轉變成其他形式使用。

## **List of Figures**

| Figure 1-1 | EPD Drawing                                           |    |
|------------|-------------------------------------------------------|----|
| Figure 3-1 | Test Pattern of Panel                                 | 15 |
| Figure 3-2 | Image Update Current Profile                          | 15 |
| Figure 3-3 | Current Measurement                                   | 15 |
| Figure 4-1 | Application Circuit Block Diagram                     | 16 |
| Figure 5-1 | EPD Reference Circuit                                 | 20 |
| Figure 6-1 | Optical measurement                                   | 22 |
| Figure 6-2 | Definition of Viewing Angle to Measure Contrast Ratio | 23 |
| Figure 7-1 | Packing Diagram                                       | 25 |
| Figure 9-1 | Definition of Model Labels                            | 29 |
| Figure 9-2 | Carton Label                                          | 29 |
| Figure 9-3 | Pallet Label                                          |    |
|            |                                                       |    |

### **List of Tables**

| Table 1-1 | General Specification                     | 9  |
|-----------|-------------------------------------------|----|
| Table 2-1 | Absolute Ratings of Environment           | 12 |
| Table 2-2 | Reliability Test Items                    | 13 |
| Table 3-1 | Absolute Maximum Ratings of Panel         | 14 |
| Table 3-2 | Recommended Operation Conditions of Panel | 14 |
| Table 5-1 | FPC Specification                         | 17 |
| Table 5-2 | Terminal Pin Assignment (Master FPC)      | 17 |
| Table 5-3 | Terminal Pin Assignment (Slave FPC)       | 18 |
| Table 6-1 | Optical Measurement Conditions            | 21 |
| Table 6-2 | Optical Measurement with D65 light source | 21 |
| Table 6-3 | Measurement of Ghosting                   | 24 |
|           |                                           |    |

## **Revision History**

| Version | Date       | Page<br>(New) | Section | Description                         |
|---------|------------|---------------|---------|-------------------------------------|
| 01      | 2021/05/17 | All           | All     | Product specification first issued. |
|         |            |               |         |                                     |
|         |            |               |         |                                     |
|         |            |               |         |                                     |
|         |            |               |         |                                     |
|         |            |               |         |                                     |
|         |            |               |         |                                     |
|         |            |               |         |                                     |
|         |            |               |         |                                     |
|         |            |               |         |                                     |
|         |            |               |         |                                     |
|         |            |               |         |                                     |
|         |            |               |         |                                     |
|         |            |               |         |                                     |
|         |            |               |         |                                     |
|         |            |               |         |                                     |
|         |            |               |         |                                     |
|         |            |               |         |                                     |
|         |            |               |         |                                     |

## **Glossary of Acronyms**

| COG        | Chip on Glass                             |
|------------|-------------------------------------------|
| EPD        | Electrophoretic Display (e-Paper Display) |
| EPD Panel  | EPD                                       |
| EPD Module | EPD with TCon board                       |
| FPC        | Flexible Printed Circuit                  |
| FPL        | Front Plane Laminate                      |
| IIS        | Incoming Inspection Standard              |
| ISTA       | International Safe Transit Association    |
| MCU        | Microcontroller Unit                      |
| PDI        | Pervasive Displays Incorporated           |
| SPI        | Serial Peripheral Interface               |
| TCon       | Timing Controller                         |
| TFT        | Thin Film Transistor                      |
|            |                                           |

## **1** General Description

#### **1.1 Overview**

This is a 9.7" a-Si, active matrix TFT, Electronic Paper Display (EPD) panel. The panel has such high resolution (121 dpi) that it can easily display fine patterns. Due to its bi-stable nature, the EPD panel requires low power to update pattern and needs no power to maintain an image.

### **1.2 Features**

- a-Si TFT active matrix Electronic Paper Display (EPD)
- Three colors support: White, Black, Red
- Resolution: 672 x 960
- Ultra-low power consumption
- Super Wide Viewing Angle near 180°
- Extra thin & light
- SPI interface
- RoHS compliant

### **1.3 Applications**

- e-POP/Signage
- Electronic bulletins
- Office Automation
- Navigator

### **1.4 General Specifications**

#### Table 1-1 General Specification

| Item              | Specification                  | Unit  | Note |
|-------------------|--------------------------------|-------|------|
| Outline Dimension | 155.9 (H) x 215.2 (V) x 3.0(T) | mm    | (1)  |
| Active Area       | 141.12(H) x 201.6(V)           | mm    |      |
| Driver Element    | a-Si TFT active matrix         | -     |      |
| FPL               | Spectra Red R2.0               | -     |      |
| Pixel Number      | 672 x 960                      | pixel |      |
| Pixel Pitch       | 0.210 x 0.210 (121dpi)         | mm    |      |
| Pixel Arrangement | Vertical stripe                | -     |      |
| Display Colors    | Black/White/Red                | -     |      |
| Surface Treatment | Anti-Glare                     | -     |      |
| Weight            | 159                            | g     |      |

Note (1): Not including the FPC.





Rev.: 01

Page: 10 of 30

Date: 2021/05/17

This document is the exclusive property of PDI and shall not be reproduced or copied or transformed to any other format without prior permission of PDI. (PDI Confidential) 本資料為龍亭新技專有之財產,非經許可,不得複製、翻印或轉變成其他形式使用。



General tolerance: ±0.3mm

## 2 Absolute Maximum Ratings

### 2.1 Absolute Ratings of Environment

### Table 2-1 Absolute Ratings of Environment

| Item                          | Symbol           | Value |      | Unit | Note            |  |
|-------------------------------|------------------|-------|------|------|-----------------|--|
| Item                          | Symbol           | Min.  | Max. | Unit | Note            |  |
| Storage Temperature           | T <sub>ST</sub>  | -25   | +60  | ٥C   | (1),(3),(4)     |  |
| Storage Humidity              | H <sub>ST</sub>  | 40    | 70   | %RH  | (1),(3),(4)     |  |
| Operating Ambient Temperature | T <sub>OP</sub>  | 0     | +40  | ٥C   | (1),(2),(3),(4) |  |
| Operating Ambient Humidity    | H <sub>OP</sub>  | 40    | 70   | %RH  | (1),(2),(3),(4) |  |
| Optimal Storage Temperature   | T <sub>OST</sub> | -10   | +35  | ٥C   | (1),(3),(4)     |  |
| Optimal Storage Humidity      | H <sub>ost</sub> | 45    | 65   | %RH  | (1),(3),(4)     |  |

Note (1):

- (a) 70 %RH Max. (Ta  $\,\leq\,$  40 °C), 40%RH Min. (Ta  $\,\leq\,$  60 °C) where Ta is ambient temperature.
- (b) No condensation and no frost in absolute ratings of Environment.
- Note (2): The temperature of panel display surface area should be 0°C Min. and 40°C Max. Refresh time depends on operating temperature.
- Note (3): Reddish on the edge of black image is normal at high temperature.
- Note (4): E Ink Material is Moisture and UV sensitive. The absolute rating operating environments describes the boundary conditions for updating the display while the absolute rating storage environment describe the boundary conditions for a display not updating. While displays are rated to perform according to specification for the warranty period at the absolute specified operating environment, the better the storage condition, the better the E Ink displays will perform. Similar to other moisture and UV sensitive components, we recommend that our displays be stored in temperature and humidity control environments, and whenever possible, under above defined Optimal Storage Condition, away from sunlight, to optimize their performance.
- Note (5): The performance of EPD may be degraded under sunlight. Please customer consults PDI if customer wants to use EPD under sunlight.

Rev.: 01Page: 12 of 30Date: 2021/05/17This document is the exclusive property of PDI and shall not be reproduced or copied or transformed to any other format without<br/>prior permission of PDI. (PDI Confidential ) 本資料為龍亭新技專有之財產,非經許可,不得複製、翻印或轉變成其他形式使用。

### 2.2 Reliability Test Item

### Table 2-2 Reliability Test Items

| Item                                   | Test Condition                                                                | Remark    |
|----------------------------------------|-------------------------------------------------------------------------------|-----------|
| High Temperature Operation             | 40 °C / 30 %RH for 240h                                                       | (1) (2)   |
| Low Temperature Operation              | 0 °C for 240h                                                                 | (1) (2)   |
| High Temperature/Humidity<br>Operation | 40 $^\circ C$ / 80 %RH for 240h                                               | (1) (2)   |
| High Temperature Storage               | 60 $^\circ\!\!\!C$ / 40 %RH for 240h                                          | (1)(2)(3) |
| Low Temperature Storage                | -25 °C for 240h                                                               | (1)(2)(3) |
| High Temperature/Humidity<br>Storage   | 60 $^\circ C$ / 80 %RH for 240h                                               | (1)(2)(3) |
| Thermal Cycles ( Non-<br>operation )   | 1 Cycle:-25°C/30min → $60^{\circ}$ C/30min, for 100 Cycles                    | (1)(2)(3) |
| Package Drop Test                      | Drop from 97cm. ( ISTA )<br>1 corner, 3 edges, 6 sides. One drop for<br>each. | (1)(2)(3) |
| Package Random Vibration<br>Test       | 1.15Grms, 1Hz ~ 200Hz.(ISTA)                                                  | (1)(2)(3) |

Note (1): No condensation and no frost during test. End of test, function, mechanical, and optical shall be satisfied with product specification and IIS.

- Note (2): The test result and judgment are based on PDI's 1bit driving waveform, driving fixture and driving system.
- Note (3): Stay white pattern for storage and non-operation test.

### 2.3 Product Warranty

Warranty conditions have to be negotiated between PDI and individual customers. PDI provides 13 months warranty for all products which are purchased from PDI.

prior permission of PDI. (PDI Confidential)本資料為龍亭新技專有之財產,非經許可,不得複製、翻印或轉變成其他形式使用。

## **3** Electrical Characteristics

## 3.1 Absolute Maximum Ratings of Panel

### Table 3-1 Absolute Maximum Ratings of Panel

| Darameter     | Cumbal            | Value |     | Unit | Nata                       |  |
|---------------|-------------------|-------|-----|------|----------------------------|--|
| Parameter     | Symbol            | Min   | Max | Unit | Note                       |  |
| Digital Power | V <sub>DDIO</sub> | -0.3  | 5.0 | V    |                            |  |
| Analog Power  | V <sub>DDA</sub>  | -0.3  | 5.0 | V    |                            |  |
| Ground        | $V_{SS}$          | -     |     | -    | Connect $V_{ss}$ to Ground |  |

T<sub>a</sub> = 25 ± 2 °C

## **3.2 Recommended Operation Conditions of Panel**

#### Table 3-2 Recommended Operation Conditions of Panel

| Dara                         | motor     | Symbol                                 | Value                |       |                      | Unit | Note                                             |
|------------------------------|-----------|----------------------------------------|----------------------|-------|----------------------|------|--------------------------------------------------|
| Pala                         | Parameter |                                        | Min                  | Тур.  | Max                  | Unit | Note                                             |
| VDDIO, VDD operation voltage |           | V <sub>ddio</sub> ,<br>V <sub>dd</sub> | 2.3                  | 3.0   | 3.6                  | V    |                                                  |
| Input<br>Voltage             | High      | $V_{\mathrm{IH}}$                      | 0.8V <sub>DDIO</sub> | -     | V <sub>DDIO</sub>    | V    |                                                  |
|                              | Low       | V <sub>IL</sub>                        | $V_{SS}$             | -     | $0.2V_{\text{DDIO}}$ | V    |                                                  |
| Output                       | High      | V <sub>OH</sub>                        | 0.8V <sub>DDIO</sub> | -     | V <sub>DDIO</sub>    | V    |                                                  |
| Voltage                      | Low       | V <sub>OL</sub>                        | $V_{SS}$             | -     | 0.2V <sub>DDIO</sub> | V    | $V_{DDIO} = V_{CI}$<br>$I_{OL} = 400 \text{uA},$ |
| Input Current                |           | I <sub>CC</sub>                        | -                    | 11.36 |                      | mA   | (1), (2), (3)                                    |

 $T_a = 25 \pm 2 \ ^{\circ}C$ 

#### Note (1):

Figure 3-1 Test Pattern of Panel



These currents are tested with PDI test jig.

#### Note (2): $V_{DDIO}=V_{DDA}=3.0V$

#### Figure 3-2 Image Update Current Profile







\*Set oscilloscope filter >200MHz and record length to 10M points.

This document is the exclusive property of PDI and shall not be reproduced or copied or transformed to any other format without prior permission of PDI. (PDI Confidential)本資料為龍亭新技專有之財產,非經許可,不得複製、翻印或轉變成其他形式使用。

## 4 Application Circuit Block Diagram

### Figure 4-1 Application Circuit Block Diagram



## **5** Terminal Pin Assignment & Reference Circuit

### 5.1 Terminal Pin Assignment

### Table 5-1 FPC Specification

| Item          | Pin numbers | Pitch (mm) | Connector                        | Note |
|---------------|-------------|------------|----------------------------------|------|
| Golden Finger | 24          | 0.5        | HRS FH34SRJ 24S<br>or Compatible | (1)  |

Note (1): HRS FH34SRJ 24S is 24-pins connectors. The 24 pins are used to connect FPC pads of EPD. There are two FPCs on EPD panel. Please refer to PDI demo kit for detailed connection.

#### Table 5-2 Terminal Pin Assignment (Master FPC)

| No. | Signal       | Туре | Connected to                               | Function                                                                                                                                                              |
|-----|--------------|------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | FSYNC        | I/O  | Slave FSYNC                                | Cascade line frame sync                                                                                                                                               |
| 2   | NGDRV        | 0    | Power MOSFET<br>Driver control             | This pin is the N-Channel MOSFET Gate Drive Control.                                                                                                                  |
| 3   | RESE         | Ι    | Booster Control Input                      | This pin is the Current Sense Input for the Control Loop.                                                                                                             |
| 4   | INTERNAL_VPP | Р    | VPP PIN & Slave FPC                        | OTP power internal                                                                                                                                                    |
| 5   | VDHR         | С    | Capacitor                                  | This pin is the VDHR driving voltage.<br>A stabilizing capacitor should be connected<br>between VDHR and VSS.                                                         |
| 6   | LNSYNC       | I/O  | Slave LNSYNC                               | Cascade line sync                                                                                                                                                     |
| 7   | CLK          | I/O  | Slave CLK                                  | Cascade clock                                                                                                                                                         |
| 8   | BS           | Ι    | VSS                                        | This pin is setting panel interface.                                                                                                                                  |
| 9   | M_BUSY       | 0    | Device Busy Signal                         | This pin is Busy state output pin of the master<br>chip. When Busy is Low, the operation of the<br>chip should not be interrupted, and Command<br>should not be sent. |
| 10  | RESETB       | I    | System Reset                               | This pin is reset signal input.<br>Active Low.                                                                                                                        |
| 11  | A0           | I    | VDDIO or VSS                               | This pin is Data/Command control.                                                                                                                                     |
| 12  | M_CSB        | I    | VDDIO or VSS                               | This pin is the Master chip select.                                                                                                                                   |
| 13  | SCL          | Ι    | Data Bus Serial communication clock input. |                                                                                                                                                                       |
| 14  | SDA          | Ι    | Data Bus                                   | Serial communication data input/output.                                                                                                                               |

Rev.: 01

This document is the exclusive property of PDI and shall not be reproduced or copied or transformed to any other format without prior permission of PDI. (PDI Confidential) 本資料為龍亭新技專有之財產,非經許可,不得複製、翻印或轉變成其他形式使用。

| No. | Signal | Туре | Connected to              | Function                                                                                                                |
|-----|--------|------|---------------------------|-------------------------------------------------------------------------------------------------------------------------|
| 15  | VDDIO  | Р    | Power Supply              | Power for interface logic pins & I/O. It should be connected with VDDIO.                                                |
| 16  | VDD    | Р    | Power Supply              | Power Supply for the chip.                                                                                              |
| 17  | VSS    | Р    | Ground                    | Ground                                                                                                                  |
| 18  | VDDL   | С    | Capacitor                 | Internal regulator output<br>A capacitor should be connected between<br>VDDL and VSS.                                   |
| 19  | VPP    | Р    | INTERNAL_VP&<br>Slave VPP | OTP power                                                                                                               |
| 20  | VDH    | С    | Capacitor                 | This pin is the Positive Source driving voltage.<br>A stabilizing capacitor should be connected<br>between VDH and VSS. |
| 21  | VGH    | С    | Capacitor                 | This pin is the Positive Gate driving voltage<br>A stabilizing capacitor should be connected<br>between VGH and VSS.    |
| 22  | VDL    | С    | Capacitor                 | This pin is the Negative Source driving voltage.<br>A stabilizing capacitor should be connected<br>between VDL and VSS. |
| 23  | VGL    | С    | Capacitor                 | This pin is the Negative Gate driving voltage.<br>A stabilizing capacitor should be connected<br>between VGL and VSS.   |
| 24  | VCOM   | С    | Capacitor                 | This pin is the VCOM driving voltage<br>A stabilizing capacitor should be connected<br>between VCOM and VSS.            |

 Table 5-3 Terminal Pin Assignment (Slave FPC)

| No. | Signal | Туре | Connected to                                                                                                         | Function                             |
|-----|--------|------|----------------------------------------------------------------------------------------------------------------------|--------------------------------------|
| 1   | FSYNC  | I/O  | Master FSYNC Cascade line frame sync                                                                                 |                                      |
| 2   | NC     | -    | - Not connected                                                                                                      |                                      |
| 3   | NC     | -    | - Not connected                                                                                                      |                                      |
| 4   | NC     | -    | -                                                                                                                    | Not connected                        |
| 5   | VDHR   | С    | Capacitor This pin is the VDHR driving voltage.<br>A stabilizing capacitor should be conner<br>between VDHR and VSS. |                                      |
| 6   | LNSYNC | I/O  | Master LNSYNC Cascade line sync                                                                                      |                                      |
| 7   | CLK    | I/O  | Master CLK Cascade clock                                                                                             |                                      |
| 8   | BS     | I    | VSS                                                                                                                  | This pin is setting panel interface. |

This document is the exclusive property of PDI and shall not be reproduced or copied or transformed to any other format without prior permission of PDI. (PDI Confidential) 本資料為龍亭新技專有之財產,非經許可,不得複製、翻印或轉變成其他形式使用。

| No. | Signal | Туре | Connected to       | Function                                                                                                                                                             |
|-----|--------|------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9   | S_BUSY | 0    | Device Busy Signal | This pin is Busy state output pin of the slave<br>chip. When Busy is Low, the operation of the<br>chip should not be interrupted, and Command<br>should not be sent. |
| 10  | RESETB | I    | System Reset       | This pin is reset signal input.<br>Active Low.                                                                                                                       |
| 11  | A0     | Ι    | VDDIO or VSS       | This pin is Data/Command control.                                                                                                                                    |
| 12  | S_CSB  | Ι    | VDDIO or VSS       | This pin is the Slave chip select.                                                                                                                                   |
| 13  | SCL    | Ι    | Data Bus           | Serial communication clock input.                                                                                                                                    |
| 14  | SDA    | Ι    | Data Bus           | Serial communication data input/output.                                                                                                                              |
| 15  | VDDIO  | Р    | Power Supply       | Power for interface logic pins & I/O. It should be connected with VDDIO.                                                                                             |
| 16  | VDD    | Р    | Power Supply       | Power Supply for the chip.                                                                                                                                           |
| 17  | VSS    | Р    | Ground             | Ground                                                                                                                                                               |
| 18  | VDDL   | С    | Capacitor          | Internal regulator output<br>A capacitor should be connected between<br>VDDL and VSS.                                                                                |
| 19  | VPP    | Р    | Master VPP         | OTP power                                                                                                                                                            |
| 20  | VDH    | С    | Capacitor          | This pin is the Positive Source driving voltage.<br>A stabilizing capacitor should be connected<br>between VDH and VSS.                                              |
| 21  | VGH    | С    | Capacitor          | This pin is the Positive Gate driving voltage<br>A stabilizing capacitor should be connected<br>between VGH and VSS.                                                 |
| 22  | VDL    | С    | Capacitor          | This pin is the Negative Source driving voltage.<br>A stabilizing capacitor should be connected<br>between VDL and VSS.                                              |
| 23  | VGL    | С    | Capacitor          | This pin is the Negative Gate driving voltage.<br>A stabilizing capacitor should be connected<br>between VGL and VSS.                                                |
| 24  | VCOM   | С    | Capacitor          | This pin is the VCOM driving voltage<br>A stabilizing capacitor should be connected<br>between VCOM and VSS.                                                         |

Note:

Type: I: Input

O: Output

C: Capacitor

P: Power

### 5.2 Reference Circuit

#### Figure 5-1 EPD Reference Circuit



| Туре       | Part                            | Quantity | Vendor              | Note |
|------------|---------------------------------|----------|---------------------|------|
| Inductor   | 47uH 0.3A ETPRH3D16B-470M       | 1pc      | ARLITECH            |      |
| Transistor | MCH3478 SOT-23 N-Channel 30V/2A | 1pc      | ON<br>Semiconductor | (1)  |
| Diode      | SS2040FL SOD-123FL              | 3pcs     | PANJIT              | (2)  |
| Capacitors | 4.7uF/25V                       | 2рс      | -                   |      |
| Capacitors | 1uF/25V                         | 6pcs     | -                   |      |
| Capacitors | 0.47uF/25V                      | 1pc      | -                   |      |
| Resistors  | 0R ohm/1%                       | 1pc      | -                   |      |

Note:

- (1) MCH3478 (ON Semiconductor) is a N-Channel Power MOSFET. The specification of selection criteria is  $R_{DS}$ <235m ohm (the lower the better),  $V_{DSS}$ =30V,  $V_{GS}$ =2.5V@ID=0.5A.
- (2) SS2040FL is a Schottky diode needs the V<sub>f</sub> as lower as possible, 0.2 to 0.4V and the repetitive peak reverse voltage > 25V.

## **6** Optical Characteristics

### **6.1 Measurement Conditions**

#### Table 6-1 Optical Measurement Conditions

| Item                | Symbol                              | Value | Unit |
|---------------------|-------------------------------------|-------|------|
| Ambient Temperature | Та                                  | 25±2  | °C   |
| Ambient Humidity    | На                                  | 50±10 | %RH  |
| Supply Voltage      | V <sub>DDIO</sub> & V <sub>DD</sub> | 3.0   | V    |

Note: Image is updated with above condition.

## 6.2 Optical Specifications

#### 6.2.1 Optical

#### Table 6-2 Optical Measurement with D65 light source

| Itom           | Item Color              |        |      | Rating |      |     | Note                       |
|----------------|-------------------------|--------|------|--------|------|-----|----------------------------|
| Item           | Color                   | Symbol | Min. | Тур.   | Max. |     |                            |
| Contrast ratio | Black/<br>White         | CR     | -    | 20     | -    | -   | θx=θy=0<br>(1),(2),(5),(6) |
| Refresh time   | Black/<br>White/<br>Red | Tr     | -    | (31.2) | -    | sec | (1),(3),(4),(6)            |
|                |                         | L*     | 25   | 28     | -    |     | θx=θy=0                    |
| Red state      | Red                     | a*     | 35   | 39     | -    | _   | (1),(2),(6)                |
|                |                         | a*     | 30   | 35     | -    |     | @ 0°C                      |
| Reflectance    | White                   | R%     | -    | 35     | -    | %   | (1),(2),(6)                |



Note (1): Panel is driven by PDI waveform without masking film and optical measurement by CM-700D with D65 light source and SCE mode.

#### Figure 6-1 Optical measurement







## **PERVAS**[VED]SPLAYS

### Note (2): Definition of Viewing Angle ( $\theta x, \theta y$ ):

#### Figure 6-2 Definition of Viewing Angle to Measure Contrast Ratio



- Note (3): Refresh time is the time that e-paper particles move not including the power on and off time. The refresh time is measured at 25 °C. The refresh time and contrast ratio varies due to different films, display performance requirements, and ambient temperatures.
- Note (4): Tr is the refresh time. For an image with Red, Red/White, Red/Black, or Red/Black/White, the total update time is (Tr).
- Note (5): Contrast ratio (C.R.): The Contrast ratio is calculated by the following expression. C.R. = (R% White) / (R% Black).
- Note (6): Optical data is measured at 60 seconds after refresh with PDI's global update procedure.

prior permission of PDI. (PDI Confidential) 本資料為龍亭新技專有之財產,非經許可,不得複製、翻印或轉變成其他形式使用。

## 6.2.2 Ghosting

Below is test method to verify if ghosting is within an acceptable range. The measured data (L\*, a\*, b\*) to calculate color different,  $\triangle E_{00}$  (CIEDE 2000). The condition of measurement is to follow "Table 6-1 Optical Measurement Conditions"

• Ghosting Measurement



| The res | Rating |      |      |  |  |  |
|---------|--------|------|------|--|--|--|
| Item    | Min.   | Тур. | Max. |  |  |  |
| B'W∆E₀₀ | -      | -    | 2    |  |  |  |
| W'B∆E₀₀ | -      | -    | 2    |  |  |  |
| R'W∆E₀₀ | -      | -    | TBD  |  |  |  |
| W'R∆E₀₀ | -      | -    | TBD  |  |  |  |
| B'R∆E₀₀ | _      | _    | TBD  |  |  |  |
| R'B∆E₀₀ | -      | -    | TBD  |  |  |  |

### Table 6-3 Measurement of Ghosting

Note: Panel is driven by PDI's tooling system and PDI's waveform without masking film and optical measurement by CM-700D with D65 light source and SCE mode.

## 7 Packing







### 8 Precautions

- (1) The EPD Panel / Module is manufactured from fragile materials such as glass and plastic, and may be broken or cracked if dropped. Please handle with care. Do not apply force such as bending or twisting to the EPD panel. Please put on gloves to handle EPD to avoid slash.
- (2) It is recommended to assemble or install EPD panels in a clean working area. Dust and oil may cause electrical shorts or degrade / scratch / den the protection sheet film.
- (3) Do not apply pressure to the EPD panel in order to prevent damaging it.
- (4) Do not connect or disconnect the interface connector while the EPD panel is in operation.
- (5) Please support the bezel with your finger while connecting the interface cable such as the FPC.
- (6) Do not stack the EPD panels / Modules.
- (7) Do not press the FPC on the glass edge or Pull FPC up / down to 90°.
- (8) Do not touch the FPC lead connector.
- (9) Do not touch IC bonding area. It may scratch TFT lead or damage IC function.
- (10) Wear a Wrist Strap (Grounding connect) when handling and during assembly. Semiconductor devices are included in the EPD Panel / Module and they should be handled with care to prevent any electrostatic discharge (ESD). (An Ion Fan may be needed in assembly operation to reduce ESD risk.)
- (11) Keep the EPD Panel / Module in the specified environment and original packing boxes when storage in order to avoid scratching and keep original performance.
- (12) Do not disassemble or reassemble the EPD panel.
- (13) Use a soft dry cloth without chemicals for cleaning. Please don't press hard for cleaning because the surface of the protective sheet film is very soft and without hard coating. This behavior would make dent or scratch on protective sheet.
- (14) Please be mindful of moisture to avoid its penetration into the EPD panel, which may cause damage during operation.
- (15) It's low temperature operation product. Please be mindful the temperature different to make frost or dew on the surface of EPD panel. Moisture may penetrate into the EPD panel because of frost or dew on surface of EPD panel, and makes EPD panel damage.
- (16) If the EPD Panel / Module is not refreshed every 24 hours, a phenomenon known as "Ghosting" or "Image Sticking" may occur. It is recommended that customer refreshed the ESL / EPD Tag every 24 hours in use case. It is recommended that customer ships or stores the ESL / EPD Tag with a completely white image to avoid this issue.
- (17) High temperature, high humidity, sunlight or fluorescent light may degrade the EPD panel's performance. Please do not expose the unprotected EPD panel to high temperature, high humidity, sunlight, or fluorescent for long periods of time.

- (18) The label ink used for marking the Panel ID number is erased easily by solvent. Please avoid using solvent to clean the EPD panel.
- (19) The EPD / Module is vacuum packed with white image for shipment and storage.
- (20) Before approved by PDI and customer, products and product specifications may be subject to change without notice. Confirm that you have received the latest product standards or specifications before final design, purchase or use.
- (21) PDI makes every attempt to ensure that its products are of high quality and reliability. However, contact PDI sales office before using the product in an application that demands especially high quality and reliability or where its failure or malfunction may directly threaten human life or cause risk of bodily injury, such as aerospace, aeronautics, nuclear power, combustion control, transportation, traffic, safety equipment or medical equipment for life support.
- (22) Design your application so that the product is used within the ranges guaranteed by PDI particularly for maximum rating, operating supply voltage range, heat radiation characteristics, installation conditions and other characteristics. PDI bears no responsibility for failure or damage when used beyond the guaranteed ranges. Even within the guaranteed ranges, consider normally foreseeable failure rates or failure modes in semiconductor devices and employ systemic measures such as fail safes, so that the equipment incorporating PDI product does not cause bodily injury, fire or other consequential damage due to operation of the PDI product.
- (23) This product is not designed to be radiation resistant.
- (24) Please keep  $R \ge 1.0$ mm when bend for assembly.



## 9 Definition of Labels





#### Figure 9-2 Carton Label





This document is the exclusive property of PDI and shall not be reproduced or copied or transformed to any other format without prior permission of PDI. (PDI Confidential)本資料為龍亭新技專有之財產,非經許可,不得複製、翻印或轉變成其他形式使用。

#### Figure 9-3 Pallet Label



Bar Code=Model Name.+Pallet Serial No.+Q'TY.(22 Digits)

## Pallet Label

Rev.: 01Page: 30 of 30Date: 2021/05/17This document is the exclusive property of PDI and shall not be reproduced or copied or transformed to any other format without<br/>prior permission of PDI. (PDI Confidential ) 本資料為龍亭新技專有之財產,非經許可,不得複製、翻印或轉變成其他形式使用。